

### Extending CMOS: Quantum Functional Circuits Using Si-Based Resonant Interband Tunnel Diodes

Paul R. Berger Department of Electrical and Computer Engineering Department of Physics The Ohio State University Columbus OH, 43210 USA



### **Collaborators**

<u>Naval Research Laboratory</u> Phillip E. Thompson, Karl Hobart, and Brad Weaver

**Rochester Institute of Technology** 

Sean L. Rommel, Santosh K. Kurinec, and Karl D. Hirschman

University of California, Riverside

**Roger Lake** 

<u>NIST, Gaithersberg</u> David Simons

**NOEL** Si-Based RITDs (Berger)



### **Past and Current Support**

This work was financially supported by:

- National Science Foundation [ECS-9624160 (CAREER), ECS-9622134 (REG), DMR-0103248 (NIRT), ECS-0196054 (w/ RIT), ECS-0196208 (GOALI w/ Raytheon), DMR-0216892 (IMR), ECS-0323657 (GOALI w/ Motorola)]
- DARPA/AFOSR (F49620-96-C-0006).
- Naval Research Laboratory (N00173-99-1-G010).

This work is indebted to the MBE sample exchanges by: <u>Phillip E. Thompson (Naval Research Laboratory)</u>,

### **Motivation: Extending CMOS?**



- CMOS <u>cannot</u> be scaled indefinitely.
- Solutions: either replace or augment scaled CMOS
- Tunnel diodes <u>married</u> with CMOS offer enhancements

Η·Ε



### **The Limitation of CMOS**

- As CMOS dimensions are reduced, evolutionary changes will stop when quantum effects dominate and alternative revolutionary paradigms will be sought. Examples of CMOS salient issues:
  - Gate oxide tunneling
  - Dopants fluctuations
  - Channel quantization effect
- The 2001 ITRS Roadmap expects CMOS can shrink to channel lengths of 20-30nm before a new type of device will replace CMOS.



### **ITRS: Emerging Research Devices**

Monolithic Integration of Si-based tunnel diodes with Si-based transistors

|                   |                                                                                                                                                               |                                  | *                                                                         | •••                                                                                                                                 | CINERE D            | -0-0-                                                                                                                                     |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| DEVICE            | Resonant Tunneling<br>Diode – FET                                                                                                                             | Single<br>Electron<br>Transistor | RAPID SINGLE<br>QUANTUM FLUX<br>LOGIC                                     | QUANTUM<br>CELLULAR<br>AUTOMATA                                                                                                     | NANOTUBE<br>Devices | MOLECULAR DEVICES                                                                                                                         |
| Types             | 3-terminal                                                                                                                                                    | 3-terminal                       | Josephson<br>Junction<br>+inductance<br>Ioop                              | -Electronic QCA<br>-Magnetic QCA                                                                                                    | FET                 | 2-terminal and<br>3-terminal                                                                                                              |
| <i>Advantages</i> | Density,<br>Performance,<br>RF                                                                                                                                | Density,<br>Power,<br>Function   | High speed,<br>Potentially<br>robust,<br>(insensitive to<br>timing error) | High functional<br>density,<br>No interconnect<br>in signal path,<br>Fast and low<br>power                                          | Density,<br>Power   | Identity of<br>individual<br>switches (e.g.,<br>size, properties)<br>on sub-nm level.<br>Potential solution<br>to interconnect<br>problem |
| Challenges        | Matching of device<br>properties across<br>wafer<br>Matching of device<br>properties across<br>wafer<br>Moise (offset<br>charge),<br>Lack of drive<br>current |                                  | Low<br>temperatures,<br>Fabrication of<br>complex, dense<br>circuitry     | Limited fan out,<br>Dimensional<br>control (room<br>temperature<br>operation),<br>Architecture,<br>devices,<br>Background<br>charge |                     | Thermal and<br>environmental<br>stability,<br>Two terminal<br>devices,<br>Need for new<br>architectures                                   |
| MATURITY          | Demonstrated                                                                                                                                                  | Demonstrated                     | Demonstrated                                                              | Demonstrated                                                                                                                        | Demonstrated        | Demonstrated                                                                                                                              |

Adopted from 2001 ITRS Roadmap (http://public.itrs.net)

International Technology Roadmap for Semiconductors (ITRS), which is a consortium of international semiconductor manufacturers and semiconductor equipment vendors, annually forecasts future semiconductor technology

# Basic Physics: Esaki Tunnel Diode (Interband)



#### **Degenerate Doping Required – Difficult with conventional epitaxy**

For more info see L. Esaki, "New phenomenon in narrow Germanium p-n junctions," Phys. Rev., vol. 109, p. 603, 1958.

### **Basic Physics: Resonant Tunneling Diode (Intraband)**





For more info see L. L. Chang, L. Esaki and R. Tsu, "Resonant tunneling in semiconductor double barriers," <u>Appl.</u> *Phys. Lett.*, vol. 24, pp. 593-595, 1974.

#### Large Band Offset Required

Si/SiGe heterojunction has limited band offset without a thick relaxed buffer

Alternative barriers (i.e. SiO<sub>2</sub>) present difficult heteroepitaxy of single crystal Si quantum well atop amorphous barrier

### **Three Interband TD Current Components**



#### From Sze, Physics of Semiconductor Devices, pg. 517 (1981).

#### **Basic TD Figure-of-Merit**

- Desired: optimize structure for efficient quantum mechanical tunneling
- Undesired: excess current comprised partially of defect related tunneling
- Thermal diffusion current eventually takes over at higher biases

- Peak-to-valley current ratio (PVCR) =  $I_p/I_v$
- Peak current density (PCD or  $J_p$ ) =  $I_p/A$ , where A is the diode area

### **Excess Current of an Esaki Diode**

Figure adapted from Sze, Physics of Semiconductor Devices, pg. 528 (1981).



#### •Excess current limits PVCR.

•Excess current is a tunneling phenomena via defect or midgap states

For more info see Chynoweth et al., Phys. Rev., vol. 121, p. 684, (1961).

## **Application: Tunnel Diode Memory**

- One Transistor Tunnel Diode SRAM (1T TSRAM)
- Compact replacement for 6 transistor SRAM cell
- Refresh-free Low Power Consumption



- J. P. A. van der Wagt, A. C. Seabaugh, and E. A. Beam, III, "RTD/HFET low standby power SRAM gain cell," *IEEE Electron Dev. Lett.* **19**, pp. 7-9 (1998).
- J. P. A. van der Wagt, "Tunneling-Based SRAM," Proc. of IEEE, 87, pp. 571-595 (1999).





### The Payoff: TDs Integrated with Transistors

More computational power per unit area

- Fewer devices required
- Faster circuits and systems
- Reduced power consumption

Result: Extension of CMOS <u>if</u> a Si-Based TD is available that is compatible with CMOS!

### Prior Art: Lack of Si-Based TDs that can be Monolithically Integrated with Si transistors





### Ge Esaki Diode

### Si Esaki Diode

- Vintage 1960's alloy technology prevents large-scale batch processing
- Discrete Esaki diodes are ideal for niche applications.
- However the alloy process does not lend itself to an integrated circuit.

### **First Si-Based Resonant Interband Tunnel Diodes**

| Approach                                                         | ∆E <sub>c</sub><br>(eV) | Upper<br>Barrier<br>Crystalline | Quantum<br>Well<br>Crystalline | Lower<br>Barrier<br>Crystalline | Production<br>Potential | Status                                                                                        |
|------------------------------------------------------------------|-------------------------|---------------------------------|--------------------------------|---------------------------------|-------------------------|-----------------------------------------------------------------------------------------------|
| SiO <sub>2</sub> /a-Si/SiO <sub>2</sub>                          | 3.2                     | No                              | No                             | No                              | High                    | Abandoned - High scattering in quantum,<br>no room temperature PVR                            |
| CaF <sub>2</sub> /Si/CaF <sub>2</sub>                            | 2                       | Yes                             | Yes                            | Yes                             | Low                     | Abandoned - Tendency for island growth,<br>defect-assisted transport below 10 nm              |
| ZnS/Si/ZnS                                                       | 1                       | Yes                             | Yes                            | Yes                             | Med.                    | ZnS on Si growth established, Si quantum well growth under study                              |
| SiO <sub>2</sub> /Si/SiO <sub>2</sub><br>Lateral overgrowth      | 3.2                     | No                              | Yes                            | No                              | Med.                    | Process for forming oxide islands established,<br>overgrowth process under development        |
| ZnS/Si/ZnS<br>Lateral overgrowth                                 | 1                       | Yes                             | Yes                            | Yes                             | Med.                    | ZnS islands have been prepared for first<br>overgrowth experiments                            |
| SiO <sub>2</sub> /SiGe(C)/SiO <sub>2</sub><br>Lateral overgrowth | 3.2                     | No                              | Yes                            | No                              | Med.                    | Oxide islands have been prepared for first<br>overgrowth experiments                          |
| Si/SiGe<br>resonant interband<br>tunnel diode                    | -                       | -                               | -                              | -                               | High                    | World's first demonstration on Si;<br>room temperature peak-to-valley<br>current ratio of 1.6 |

A 'TUNNEL' VISION for faster circuitry nears reality, researchers say. In 1957, Nobel laureate Leo Esaki discov-

In 1957, Nobel laureate Leo Esaki discovered that electrons could "tunnel" through solid barriers via tiny electrical devices and the "semiconductor tunnel diode" was born. Now, researchers at the University of Delaware, the Naval Research Laboratory and Raytheon Systems Co. say they can massproduce tunnel diodes on silicon wafers, advancing the possibility of broad commercial use.

"This is the first tunnel diode that is compatible with a silicon integrated-circuit process," says Alan Seabaugh, a Raytheon scientist. The new tunnel diodes will replace previously cumbersome ones, allowing them to meld with high-tech transistors on chips, says Prof. Paul Berger of Delaware. Initial uses could include high-speed data-transfer, such as converting analog data to digital format in radar receivers.

Down the road, the new technology could mean fewer battery recharges for laptops and other consumer devices.

A paradigm shift from other approaches was spearheaded by a team of researchers lead by Berger (then at the University of Delaware), Naval Research Laboratory and Raytheon Systems.

•DARPA Award of Excellence (1998)

•Late News at International Electron Devices Meeting.

Best Science/Engineering Dissertation

Special Invitation to 2003 ITRS Meeting

Front page of the Wall Street Journal (October 1, 1998).

**NOEL** Si-Based RITDs (Berger)

Ravtheon





**NOEL** Si-Based RITDs (Berger)





### **Modeling of First RITD Band Diagram**

Roger Lake, now at UC Riverside



1.0 V = 0.3 V $B \delta$ -doped X, T = 300K0.5 Energy (eV)  $|X_{xy}\rangle$ |HH>0.0 -0.5 LH X  $|L\dot{H}>$ ΉH -1.0  $E_{X_7} = -0.269$ Sb  $\delta$ -doped  $E_{\rm HH} = -0.244$  $E_{IH} = -0.254$ -1.5 22 28 18 20 24 26 30 16 Position (nm)

•33% of dopants are assumed active

•Calculated by solving the effective mass Schrödinger equation and iterating to converge with Poisson's equation.

•0.3 V taken to be the peak voltage

•δ-doping allows degeneracy condition to be satisfied

•δ-doping can provide QWs that allow resonant interband tunneling







#### Raytheon

### **5 Key Features of the Original RITD Design**

- An intrinsic layer is used as the central tunneling spacer, which reduces carrier scattering. Both Si and Si/Si<sub>1-x</sub>Ge<sub>x</sub> composite spacers have been explored. The addition of Ge provides greater momentum mixing and therefore higher current densities.
- A pair of δ-doping planes of B and P (or Sb) provide highly degenerate doping levels which can confine quantum states in potential energy wells. The gap between δ-doping planes is assumed the tunneling distance.
- Fixed offsets between the δ-doping planes and the tunneling spacer were introduced in some SiGe designs to minimize the outdiffusion of dopants and impurity accumulation into the central tunneling spacer.
- □ Samples were epitaxially grown by **low-temperature molecular beam epitaxy (LT-MBE)** to allow for greater dopant incorporation and abrupt interfaces minimizing segregation and diffusion.
- Short post growth rapid thermal annealing (RTA) heat treatments were introduced to reduce the point defect density associated with low temperature growth. Diffusion during annealing may decrease the spacer thickness and reduce as-grown δ-doping levels.
- "Si-Based Resonant Interband Tunneling Diodes," Paul R. Berger, Sean L. Rommel, Phillip E. Thompson, Karl D. Hobart, and Roger Lake, [Issued on October 12, 2004, <u>U. S. Patent #6,803,598]</u>.
- "Method of Making Interband Tunneling Diodes," Paul R. Berger, Sean L. Rommel, Phillip E. Thompson, Karl D. Hobart, and Roger Lake, (USPTO Application #20030049894, Filed on August 21, 2001).







### **Isothermal Annealing Effects with Cladding**



Diffusion barrier cladding surrounding the δ-doping spike raises the process thermal budget and allows for greater defect annihilation before interdiffusion becomes serious

"Diffusion Barrier Cladding in Si/SiGe Resonant Interband Tunneling Diodes And Their Patterned Growth on PMOS Source/Drain Regions," Niu Jin, Sung-Yong Chung, Anthony T. Rice, Paul R. Berger, Phillip E. Thompson, Cristian Rivas, Roger Lake, Stephen Sudirgo, Jeremy J. Kempisty, Branislav Curanovic, Sean L. Rommel, Karl D. Hirschman, Santosh K. Kurinec, Peter H. Chi and David S. Simons, <u>Special Issue on</u> *"Nanoelectronics" in IEEE Trans. Elect. Dev.*, **vol. 50**, pp. 1876-1884 (September 2003).



#### Annealed 825 °C for 1 minute



### **High Peak-to-Valley Current Ratios**



#### **Greater defect annihilation leads to less excess current in valley region and therefore higher PVCRs**





### **Very High Peak Current Densities**



#### By reducing tunnel barrier, over 150 kA/cm<sup>2</sup> current density!

High current densities valuable for fast switching and RF Mixed Signals

**NOEL** Si-Based RITDs (Berger)







Congressional Affairs | Newsroom | Speeches | Priority Areas | What's Cool | Publications | Partners | History | About Us

You are in: NSF Home > OLPA Home > Newsroom > News Tips > January 15, 2004

#### News Tip

#### **NSF Press Release on High J**<sub>D</sub> **RITDs**

January 15, 2004

For more information on these science news and feature story tips, contact the public information officer listed at (703) 292-8070. Editor: Josh Chamot

Contents of this News Tip:

- <u>RESEARCHERS BREAK ELECTRONICS SPEED RECORD</u>
- RESEARCHERS COAX BACTERIA TO PRODUCE POWERFUL, ELUSIVE CATALYST
- ARMING COMPUTERS WITH TOOLS FOR SELF-DEFENSE

#### Researchers Break Electronics Speed Record New diode may lead to new generation of faster, cheaper, smaller electronics

Engineers have fused a 1950s concept with modern semiconductor processing and design to create a diode that can move electrical current at record-breaking rates.

At room temperature, the diode (a device that behaves like a valve for electricity traveling within a circuit) can transmit current equivalent to 151,000 amps per square centimeter, three times the rate of its closest competitors. For comparison, standard wiring in a home carries a maximum current density of only 700 amps per square centimeter.

Known in the research community as a "resonant interband tunneling diode," the silicon-based semiconductor has applications in computers and other electronic devices, and may eventually boost cellular phone signals to reach communications towers now beyond their range.

Paul Berger, Niu Jin (lead author) and their colleagues at Ohio State University in Columbus, Phillip Thompson at the Naval Research Laboratory in Washington, D.C., and Roger Lake at the University of California at Riverside announced their world current record in the journal *Applied Physics Letters*.

The researchers developed the diode with the support of the National Science Foundation (NSF), the independent federal agency that supports fundamental research and education across all fields of science and engineering.

Tunneling diodes have been around since the late 1950's when Leo Esaki, then at Sony Corp. in Japan, discovered that a property called tunneling can increase a diode's output current. Esaki later won the Nobel Prize, in part for this work.

Tunneling is a process that takes place at the level of the atom, in the realm of quantum physics. At that scale, the familiar rules of classical physics that guide rocket design, snowfall and baseball give way to less intuitive rules based on probability, waves and energy packets.

Under the rules of quantum physics, an electron on one side of a barrier can travel through to the other side, "which would be like a tennis ball coming out the other side of a brick wall," says Berger. The property is called tunneling, and while somewhat mysterious, researchers have been taking advantage of the phenomenon for years, although only in niche applications.

By tweaking the properties of semiconductors, researchers can create materials that increase the chances that tunneling will occur. Berger and his team have optimized the diode design and the process for creating the device with few imperfections. The researchers also developed a manufacturing process to create tunneling diodes that, in addition to being incredibly fast, are silicon-based and easy to mass produce.

The original tunnel diodes were difficult to mass produce and were not compatible with the silicon-based microchips that run



Niu Jin and Paul Berger next to the rapid thermal annealing system used in their research. Credit: Paul Berger, Ohio State University, NSF Select image for larger version (Sue: 956KB)



Dr. Philip E. Thompson of the Naval Research Laboratory next to his molecular beam epitaxy system. *Credit: Philip E. Thompson, Naval Research Laboratory* Select image for larger version (Size: 729-K8)



#### **NOEL** Si-Based RITDs (Berger)



### **Very Low Peak Current Densities**



Current densities can be engineered over  $\sim 7$ <u>orders of magnitude</u> by controlling RITD spacer thickness between the  $\delta$ -doping pair from 1 nm up to 16 nm.

#### By widening spacer, below 20 mA/cm<sup>2</sup> current density!

Low current densities valuable for memory and low power consumption











Results highlighted here demonstrate the highest reported peak current density for Si-based interband tunnel diodes that is 3 times larger than the previous world record. A high current density is needed to generate large amounts of microwave power output for radio transmission in small distributed sensor networks



Solid circles (•) indicate prior work by Berger group, open squares (
) indicate prior work by other groups, and stars (\*) indicate recent work by Berger group.

"151 kA/cm<sup>2</sup> Peak Current Densities in Si/SiGe Resonant Interband Tunneling High-Power Mixed-Signal Applications," Niu Jin, Sung-Yong Chung, Anthony Τ. Rice, Paul R. Berger. Ronghua Yu, Phillip E. Thompson, and Roger Lake., Appl. Phys. Lett., 83, 3308 (2003).



0.8

1.0

NOEL Si-Based RITDs (Berger)



### **Back-to-back RITDs provide symmetric NDR**



TwoNDRregionsareachievedbyverticallystacking2RITDs,beingcareful tominimizedopantsegregationinto topRITD



"A PNP Si Resonant Interband Tunnel Diode with Symmetrical NDR," Niu Jin, Paul R. Berger, Sean L. Rommel, Phillip E. Thompson, and Karl D. Hobart, <u>Electronics</u> <u>Letters</u>, **37**, pp. 1412-1414 (2001).



**NOEL** Si-Based RITDs (Berger)

### **Monolithic Integration of RITDs with CMOS**



- In cooperation with **Rochester Institute of** Technology (RIT), RIT reports the first Si/SiGe **RITDs are monolithically** integrated with Si CMOS.
- Functional MOBILE latches are also realized.

"Monolithically Integrated Si/SiGe Resonant Interband Tunnel Diode/CMOS Demonstrating Low Voltage MOBILE Operation," S. Sudirgo, R.P. Nandgaonkar, B. Curanovic, J.L. Hebding, R.L. Saxer, S.S. Islam, K.D. Hirschman, S.L. Rommel, S.K. Kurinec, P.E. Thompson, N. Jin, and P.R. Berger, Solid State Electronics, 48. pp. 1907-1910 (2004).

Low Voltage Operation to Reduce Power Consumption Voltage at sense node vs. applied clock voltage of a NMOS-RITDs MOBILE latch with 84% voltage swing of the applied V<sub>CLK</sub> at 0.5 V.



 $\cdot$  H  $\cdot$  E

IVERSIT

R R

R·I·T

1829









### Integration of RITDs with SiGe HBTs

| <u> </u>                                                |                  |
|---------------------------------------------------------|------------------|
| 100nm n+ Contact                                        |                  |
| 2nm undoped Si                                          | P δ-doping plane |
| 4nm undoped Si <sub>0.6</sub> Ge <sub>0.4</sub>         |                  |
| 1nm p+ Si <sub>0.6</sub> Ge <sub>0.4</sub>              | B δ-doping plane |
| 116nm p+ Si                                             |                  |
| 48nm p++                                                |                  |
| 50nm n++                                                |                  |
| 75nm n+ Emitter (E')                                    |                  |
| 15nm undoped Si <sub>0.9</sub> Ge <sub>0.1</sub> Spacer | γB               |
| 35nm p+ Si <sub>1-x</sub> Ge <sub>x</sub>               |                  |
| 15nm undoped Si <sub>1-x</sub> Ge <sub>x</sub> Spacer   |                  |
| 5nm Si buffer                                           |                  |
| 1850nm n- Collector                                     | <sub>Q</sub> C   |
| 450nm n++ Si Sub-collector                              |                  |
| p- substrate (resistivity of 2000 Ω·                    | cm)              |

Fig 1. Layer structure of the SiGe RITD with SiGe HBT.



"3-Terminal Si-Based Negative Differential Resistance Circuit Element with Adjustable Peak-To-Valley Current Ratios Using a Monolithic Vertical Integration," Sung-Yong Chung, Niu Jin, Paul R. Berger, Ronghua Yu, Phillip E. Thompson, Roger Lake, Sean L. Rommel and Santosh K. Kurinec, <u>Applied</u> <u>Physics Letters</u>, **84**, pp. 2688-2690 (2004).

• The first Si/SiGe RITDs are monolithically integrated with SiGe heterojunction bipolar transistors (HBT) by vertically stacking the RITD atop the HBT.









### HBT-RITD: Three Terminal NDR Device Provides Adjustable PVCR



Fig. 3. RITD and HBT emitter current load lines for fixed base current,  $I_B$ . (a) Low  $I_B$  with bistable latching behavior. (b) Large  $I_B$  with infinite PVCR in  $I_C$ .



"Monolithic Vertical Integration of Si/SiGe HBT and Si-Based Resonant Interband Tunneling Diode Demonstrating Latching Operation and Adjustable Peak-To-Valley Current Ratios," Sung-Yong Chung, Niu Jin, Ronghua Yu, Paul R. Berger, Phillip E. Thompson, Roger Lake, Sean L. Rommel and Santosh K. Kurinec, <u>2003 Int. Elect.</u> Dev. Meet. Tech. Dig., pp. 296-299.

#### Finalist for Best Student Paper Award!

Fig 4. I-V characteristics measured demonstrate PVCR, PCD and even the voltage span can be controlled.











### **HBT-RITD: Latching Properties**

3.0

2.5

1.5

1.5

2.5 A Colt V<sub>CF</sub> = 3.5 V

2.0



Latch property: Bi-stability with  $I_B$  between  $I_{PEAK}$  and  $I_{VALLEY}$  of RITD

"3-Terminal Si-Based Negative Differential Resistance Circuit Element with Adjustable Peak-To-Valley Current Ratios Using a Monolithic Vertical Integration," Sung-Yong Chung, Niu Jin, Paul R. Berger, Ronghua Yu, Phillip E. Thompson, Roger Lake, Sean L. Rommel and Santosh K. Kurinec, <u>Applied</u> <u>Physics Letters</u>, **84**, pp. 2688-2690 (2004).

 $I_{R}$  (mA)

2.5

#### Switching operation:

Low (B)  $\rightarrow$  High (C) with the increase of I<sub>B</sub> High (D)  $\rightarrow$  Low (A) with the decrease of I<sub>B</sub>



B

3.0



### Multi-valued Quantum Logic For Compact and Energy Efficient Circuitry





2.0

2.5

1.5

Yu, Phillip E. Thompson, and Sean L. Rommel, <u>IEEE Elect.</u> Dev. Lett., **25**, pp. 646-648 (September 2004).



**NOEL** Si-Based RITDs (Berger)

-0.5

-1.0

0.0

0.5

1.0

Voltage (V)



### Multi-valued Quantum Logic For Compact and Energy Efficient Circuitry



- The large peak voltage shift observed earlier in vertically integrated RITD pairs is now greatly reduced. No hysteresis was observed in the NDR region.
- Large peak current and valley differences current were observed, which makes the modified RITD pair more suitable for circuit implementation using а constant-current-source load.
- The upper diode shows a PVCR of 3.5 with  $J_p$  of 155 A/cm<sup>2</sup>, and the lower diode shows a PVCR of 3.6 with  $J_p$  of 515 A/cm<sup>2</sup>.

Improved operational voltage and increased noise margin

"Improved Vertically Stacked and Serially Connected Si/SiGe Resonant Interband Tunneling Diode Pair Showing Small Peak Shift and Unequal Peak Currents," Niu Jin, Sung-Yong Chung, Ronghua Yu, Paul R. Berger, and Phillip E. Thompson, *Electronics Letters*, **40**, pp. 1548-1549 (November 25, 2004).



**NOEL** Si-Based RITDs (Berger)





### **Key Results of Our Effort**

•Demonstration of **room temperature NDR** in **epitaxially grown** families of Si-based tunnel diodes.



•Devices have shown **PVCRs up to 3.8** and the peak current density can be engineered from **high current densities** (≥150 kA/cm<sup>2</sup>) to low current densities (≤20 mA/cm<sup>2</sup>).

•Si-based RITDs have been monolithically integrated with CMOS and SiGe HBT processing for <u>efficient</u> and <u>low power consumption circuitry</u>.









### **Si-Based RITD Results Summary**

#### **Device Optimization**

High PVCR (3.8)
 High PCD (≥ 150 kA/cm<sup>2</sup>)
 Low PCD (≤ 20 mA/cm2)

#### **Device Integration**

Monolithic integration with CMOSMonolithic Integration with SiGe HBTs

#### **Hybrid Circuit Prototyping**

- Vertically stacked back-to-back RITDs for symmetric NDR
- Tri-state logic with vertically stacked RITDs
- Low voltage MOBILE latches (CMOS-RITD)
- Adjustable PVCR (HBT-RITD)









# **For Further Reading**

- □ A. C. Seabaugh, B. Brar, T. Broekaert, G. Frazier, and P. van der Wagt, "Resonant tunneling circuit technology: has it arrived?" <u>1997 GaAs IC Symposium</u>, pp. <u>119-122</u>.
- A. Seabaugh and R. Lake, "Tunnel diodes," *Encyl. Appl. Phys.*, vol. 22, pp. 335-359 (1998).
- □ J.P. Sun, G.I. Haddad, P. Mazumder, J.N. Schulman, "Resonant tunneling diodes: Models and properties," *Proc. of IEEE*, vol. 86, pp. 641-661 (1998).
- P. Mazumder, S. Kulkarni, Bhattacharya M, J.P. Sun, G.I. Haddad, "Digital circuit applications of resonant tunneling devices, <u>Proc. IEEE</u>, vol. 86, pp. 664-686 (1998).
- J. P. A. van der Wagt, "Tunneling-Based SRAM," *Proc. of IEEE*, vol. 87, pp. 571-595 (1999).
- □ A. Seabaugh, B. Brar, T. Broekaert, F. Morris, P. van der Wagt, and G. Frazier, "Resonanttunneling mixed-signal circuit technology," *Solid State Electronics*, vol. 43 pp. 1355-1365 (1999).
- K. Maezawa, T. Akeyoshi, and T. Mizutani, "Flexible and reduced-complexity logic circuits implemented with resonant tunneling transistors," <u>International Electron Devices Meeting</u> <u>Technical Digest, pp. 415-418 (1993).</u>

